DocumentCode :
3468242
Title :
A 12-bit 250-MHz current-steering DAC
Author :
Huang, Chun-Yueh ; Hou, Tsung-Tien ; Wang, Hung-Yu
Author_Institution :
Inst. of Commun. Eng., Nat. Univ. of Tainan
Volume :
1
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
411
Lastpage :
414
Abstract :
In this paper, we propose a 12-bit 250-MHz current-steering digital-to-analog converter (DAC). In order to obtain better performances of INL, glitch energy, and monotonicity, we adopt the segmented architecture to design the DAC. In the segmented architecture, 7-MSBs are decoded into 127 equally weighted current sources, and 5-LSBs are corresponding to binary-weighted current sources. Based on the TSMC 0.35mum 2p4m CMOS technology, we use HSPICE to simulate the proposed DAC. The simulation results show that the proposed DAC has the following characteristics: INL= plusmn0.5LSB, DNL = plusmn0.25LSB, and settling time is less than 4ns. Under the condition of 250MHz update rate (fCLK) and 3 MHz and 120 MHz output frequencies, the proposed converter´s spurious free dynamic ranges (SFDRs) are larger than 74 dB and 62 dB, respectively. The power consumption is 66.5 mW at the maximum conversion rate
Keywords :
CMOS integrated circuits; digital-analogue conversion; integrated circuit design; 0.35 micron; 12 bit; 120 MHz; 250 MHz; 3 MHz; 66.5 mW; CMOS technology; binary weighted current source; current-steering DAC; digital-to-analog converter; glitch energy; Buffer storage; CMOS technology; Circuits; Decoding; Digital signal processing chips; Digital-analog conversion; Dynamic range; Frequency conversion; Inverters; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611348
Filename :
1611348
Link To Document :
بازگشت