DocumentCode :
3468920
Title :
FinFET-based dynamic power management of on-chip interconnection networks through adaptive back-gate biasing
Author :
Lee, Chun-Yi ; Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., Princeton, NJ, USA
fYear :
2009
fDate :
4-7 Oct. 2009
Firstpage :
350
Lastpage :
357
Abstract :
On-chip interconnection networks are fast becoming significant power-consumers in high-performance chip multiprocessors (CMPs). Increased power consumption leads to more heat, adversely degrades system reliability, and may increase the cost of cooling IC packages. This situation becomes even worse as bulk CMOS scales further into the nanometer regime because of excessive leakage power due to short-channel effects. In this paper, we explore the use of FinFETs, which are promising substitutes for bulk CMOS at the 32 nm node and beyond, to design on-chip network routers. We present a detailed design of a variable pipeline stage router (VPSR) targeted at FinFET technology. We employ a dynamic power management scheme, which we call adaptive back-gate biasing (ABGB), for FinFET implementations. We evaluate VPSR and ABGB on a simulation platform specifically designed for power and performance simulations for FinFET-based interconnection networks. The results show that VPSR is able to successfully adapt its power consumption to incoming traffic, with a resultant 20% reduction in power at almost no impact on latency.
Keywords :
MOSFET; integrated circuit interconnections; network routing; power consumption; FinFET; adaptive back-gate biasing; chip multiprocessor; dynamic power management; on-chip interconnection network; on-chip network router; power consumption; short-channel effects; size 32 nm; variable pipeline stage router; Adaptive systems; Costs; Degradation; Energy consumption; Energy management; FinFETs; Multiprocessor interconnection networks; Network-on-a-chip; Power system management; Reliability; FinFETs; GARNET; ORION; VPSR; interconnection network; voltage generator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design, 2009. ICCD 2009. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
ISSN :
1063-6404
Print_ISBN :
978-1-4244-5029-9
Electronic_ISBN :
1063-6404
Type :
conf
DOI :
10.1109/ICCD.2009.5413133
Filename :
5413133
Link To Document :
بازگشت