Title :
Timing optimization by replacing flip-flops to latches
Author :
Yoshikawa, Ko ; Kanamaru, K. ; Inui, Shigeto ; Hagihara, Yasuhiko ; Nakamura, Yuichi ; Yoshimura, Takeshi
Author_Institution :
CAD Eng. Dept., NEC Corp., Tokyo, Japan
Abstract :
Latch circuits have advantage for timing and are widely used for high-speed custom circuits. However, ASIC design flows are based on the circuits with flip-flops. Then, ASIC designers don´t use latches. We describe a new timing optimization algorithm for ASIC by replacing flip-flops to latches without changing the functionality of the circuits. After latch replacement, restricted retiming called fixed-phase retiming is carried out for timing optimization by minimizing the impact of clock skew and jitter. The experimental results show that 17% delay improvement of the benchmark circuits is achieved by proposed algorithms.
Keywords :
application specific integrated circuits; circuit optimisation; clocks; flip-flops; integrated circuit design; timing jitter; ASIC design flows; fixed-phase retiming; flip-flops; high-speed custom circuits; latch circuits; timing optimization algorithm; Application specific integrated circuits; Clocks; Flip-flops; Formal verification; Laboratories; Large scale integration; Latches; Logic design; National electric code; Timing jitter;
Conference_Titel :
Design Automation Conference, 2004. Proceedings of the ASP-DAC 2004. Asia and South Pacific
Print_ISBN :
0-7803-8175-0
DOI :
10.1109/ASPDAC.2004.1337563