Title :
Design and implementation of a high-speed and area-efficient viterbi decoder
Author :
Yang, Hao ; Yan, Xiao-Lang
Author_Institution :
Inst. of Very Large Scale Integrated Circuit Design, Zhejiang Univ., Hangzhou
Abstract :
A high-speed and area-efficient Viterbi decoder is presented in the paper, and a new survivor path structure including RAM blocks and trace-back decode circuit is proposed. The survivor path memory is consist of 4 single-port RAM blocks, which reduces the chip´s area comparing to the dual-port RAM structure; and a simple trace-back decoder circuit is implemented to get high speed. Only 2300 LEs are used in the Altera Stratix FPGA device to implement this design, and its speed is up to 163 MHz. The proposed Viterbi decoder can be introduced to the digital communication systems that need high speed such as DTV or HDTV broadcast
Keywords :
Viterbi decoding; field programmable gate arrays; random-access storage; FPGA device; RAM blocks; Viterbi decoder; back decoder circuit; digital communication systems; dual-port RAM structure; path structure; survivor path memory; trace back decode circuit; Decoding; Viterbi algorithm;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
DOI :
10.1109/ICSICT.2006.306631