Title :
38dB Tuning Range Coupled VCO Based Divider Architecture with 68uW Power @2.0 GHz in 65nm CMOS
Author :
Dubey, Pradeep ; Agarwal, Rohit
Author_Institution :
STMicroelectron. Pvt. Ltd., Noida, India
Abstract :
Super harmonic division at low power consumption in unilaterally injection locked current controlled ring oscillator system has been explored. Frequency divider for PLL output stage divides a 2.0GHz PLL clock by 2 while consuming just 68uW from a 1.2V power supply. Current Controlled Ring oscillator has been made using single ended inverter stage in 65nm cmos. Two new architectures are proposed to design such Injection Locked Frequency Dividers (ILFD). Compared to the conventionally used True Single Phase Clocking (TSPC) dividers for power improvement, this method gives reduction of 93 % to 67 % in total power consumption for division across the Process corners and across the tuning range of 78:8 %. The divider achieves a phase noise performance of -91dBc/Hz@1mHz offset and just takes an area of 43 m2. Another advantage of this circuit is that, it can be used inside as well as outside the PLL itself improving the performance as the injection locked stage filters out the jitter introduced by the buffer stages.
Keywords :
CMOS integrated circuits; frequency dividers; phase locked loops; voltage-controlled oscillators; CMOS; PLL; VCO; current controlled ring oscillator has; frequency 2 GHz; injection locked current controlled ring oscillator system; injection locked frequency dividers; injection locked stage filters; low power consumption; power 68 muW; power supply; single ended inverter; size 65 nm; super harmonic division; true single phase clocking dividers; voltage 1.2 V; voltage-controlled oscillators; Delay; Frequency conversion; Phase locked loops; Phase noise; Ring oscillators; Tuning; Injection lock; frequency divider; injection-locking dynamics; injection-locking range; nonharmonic oscillators; time-domain model;
Conference_Titel :
VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conference on
Conference_Location :
Pune
Print_ISBN :
978-1-4673-4639-9
DOI :
10.1109/VLSID.2013.181