Title :
Optimum Test Schedule for SoC with Specified Clock Frequencies and Supply Voltages
Author :
Sheshadri, Vijay ; Agrawal, Vishwani D. ; Agrawal, Pulin
Author_Institution :
Dept. of Electr. & Comput. Eng., Auburn Univ., Auburn, AL, USA
Abstract :
Testing of a system-on-chip (SoC) consists of a schedule of test sessions. In each session, a subset of cores of the SoC is tested such that the peak power consumption of each core as well as that of the entire SoC remain under specified limits. In this work, we assume that each test session can be assigned its own clock frequency and VDD, which are related through the critical path delay constraint and together determine the power consumption. Integer linear programming (ILP) is used to find optimal test schedules with lower test time than was possible before. We show that the test time of ASIC Z, for which the best previously published time is 300 time units, is reduced to 155 units by optimally selecting the clock frequency and VDD for each session.
Keywords :
clocks; integer programming; linear programming; scheduling; system-on-chip; ASIC; application specific integrated circuits; clock frequency; critical path delay constraint; integer linear programming; optimum test schedule; supply voltage; system-on-chip; test session; Clocks; Delay; Schedules; System-on-chip; Testing; Time frequency analysis; Integer Linear Programming; SoC testing; Test scheduling;
Conference_Titel :
VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conference on
Conference_Location :
Pune
Print_ISBN :
978-1-4673-4639-9
DOI :
10.1109/VLSID.2013.199