DocumentCode :
3483439
Title :
On The Design Of Fault Tolerant Systolic Array For Fuzzy Logic
Author :
Manzo, Mahmoud A. ; Jayabharathi, Dinesh
Author_Institution :
Southern Illinois University
fYear :
1991
fDate :
16-18 April 1991
Firstpage :
482
Lastpage :
485
Abstract :
For fast fuzzy inference processes in fuzzy control systems, a systolic VLSI array has been reported. Due to their complexity, VLSI circuits including systolic array sometimes fail, and the result is an erroneous output. In this paper, fault detection capability is added to the systolic array that performs fast fuzzy inference processes. The design described is based on the duplication with complementary logic technique. Minimal additional hardware is needed for each processing element, Fuzzy Inference Step Processor (FISP), in the systolic array.
Keywords :
Bismuth; Circuit noise; Computer architecture; Electrical fault detection; Fault tolerance; Fuzzy control; Fuzzy logic; Fuzzy systems; Process design; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro International, 1991
Conference_Location :
New York, NY, USA
Type :
conf
DOI :
10.1109/ELECTR.1991.718259
Filename :
718259
Link To Document :
بازگشت