DocumentCode
3484921
Title
Bit Cost Scalable Technology with Punch and Plug Process for Ultra High Density Flash Memory
Author
Tanaka, H. ; Kido, M. ; Yahashi, K. ; Oomura, M. ; Katsumata, R. ; Kito, M. ; Fukuzumi, Y. ; Sato, M. ; Nagata, Y. ; Matsuoka, Y. ; Iwata, Y. ; Aochi, H. ; Nitayama, A.
Author_Institution
Toshiba Corp., Yokohama
fYear
2007
fDate
12-14 June 2007
Firstpage
14
Lastpage
15
Abstract
We propose Bit-Cost Scalable (BiCS) technology which realizes a multi-stacked memory array with a few constant critical lithography steps regardless of number of stacked layer to keep a continuous reduction of bit cost. In this technology, whole stack of electrode plate is punched through and plugged by another electrode material. SONOS type flash technology is successfully applied to achieve BiCS flash memory. Its cell array concept, fabrication process and characteristics of key features are presented.
Keywords
flash memories; punching; bit cost scalable technology; critical lithography; electrode plate; multi-stacked memory array; punch and plug process; ultra high density flash memory; Costs; Driver circuits; Electrodes; Fabrication; Flash memory; Lithography; Manufacturing processes; Plugs; SONOS devices; Semiconductor device manufacture;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Technology, 2007 IEEE Symposium on
Conference_Location
Kyoto
Print_ISBN
978-4-900784-03-1
Type
conf
DOI
10.1109/VLSIT.2007.4339708
Filename
4339708
Link To Document