DocumentCode :
3490476
Title :
Efficient VLSI architecture for bit plane encoder of JPEG 2000
Author :
Sarawadekar, Kishor ; Banerjee, Swapna
Author_Institution :
Dept. of E & ECE, I.I.T., Kharagpur, India
fYear :
2009
fDate :
7-10 Nov. 2009
Firstpage :
2805
Lastpage :
2808
Abstract :
In this paper an optimized architecture of bit plane coder for Embedded Block Coding with Optimal Truncation (EBCOT) algorithm targeting its FPGA implementation is proposed. Although several speed up techniques exist, we present architecture whose performance is improved based on detailed analysis of data path used to obtain context windows. Multiplexer based coding style is adapted to utilize the resources optimally. After place and route on Xilinx XC2VP30 the proposed design operates at 82 MHz which is capable of encoding 720p (HDTV 1280 × 720, 4:2:2) pictures at nearly 44 frames per second. Even though 14 bit planes are used, the implementation results show that the consumption of logic resources in terms of LUTs, slices and flip-flop slices have reduced drastically compared to that of reported designs [1, 2, 3, 4 and 5].
Keywords :
VLSI; block codes; field programmable gate arrays; image coding; multiplexing; FPGA implementation; JPEG 2000; Xilinx XC2VP30; bit plane coder; bit plane encoder; context windows; efficient VLSI architecture; embedded block coding; flip-flop slices; logic resources; multiplexer based coding style; optimal truncation; Block codes; Data analysis; Encoding; Field programmable gate arrays; HDTV; Logic design; Multiplexing; Performance analysis; Table lookup; Very large scale integration; Bit Plane Coder; EBCOT; JPEG 2000;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing (ICIP), 2009 16th IEEE International Conference on
Conference_Location :
Cairo
ISSN :
1522-4880
Print_ISBN :
978-1-4244-5653-6
Electronic_ISBN :
1522-4880
Type :
conf
DOI :
10.1109/ICIP.2009.5414216
Filename :
5414216
Link To Document :
بازگشت