DocumentCode :
3490806
Title :
A 3MHz Bandwidth Low Noise RF All Digital PLL with 12ps Resolution Time to Digital Converter
Author :
Tonietto, R. ; Zuffetti, E. ; Castello, R. ; Bietti, I.
Author_Institution :
Dipt. di Elettronica, Universita di Pavia
fYear :
2006
fDate :
Sept. 2006
Firstpage :
150
Lastpage :
153
Abstract :
A high performance all digital PLL RF synthesizer is presented. The key building block is a high resolution time to digital converter (TDC) that allows for low in-band phase noise. The TDC uses a novel architecture that combines a simple analog circuitry with a digital control loop to achieve a PVT stable sub-gate delay quantization step, with small area and low power consumption. A prototype of the TDC integrated in 0.13mum CMOS shows 12ps resolution with 1 and 1.15 LSB of DNL and INL respectively. A complete 2GHz ADPLL test chip has been then integrated and measured showing an in-band phase noise of -102dBc and maximum in-band spurs of -42dBc while consuming 15mW
Keywords :
CMOS integrated circuits; digital phase locked loops; frequency synthesizers; phase noise; 0.13 micron; 12 ps; 15 mW; 2 GHz; 3 MHz; ADPLL test chip; CMOS process; all digital PLL RF synthesizer; analog circuitry; digital control loop; low in-band phase noise; low noise RF PLL; sub-gate delay quantization step; time to digital converter; Bandwidth; Circuits; Delay; Digital control; Energy consumption; Phase locked loops; Phase noise; Quantization; Radio frequency; Synthesizers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2006. ESSCIRC 2006. Proceedings of the 32nd European
Conference_Location :
Montreux
ISSN :
1930-8833
Print_ISBN :
1-4244-0303-0
Type :
conf
DOI :
10.1109/ESSCIR.2006.307553
Filename :
4099726
Link To Document :
بازگشت