Title :
A 20.7mW continuous-time ΔΣ modulator with 15MHz bandwidth and 70 dB dynamic range
Author :
Reddy, Karthikeyan ; Pavan, Shanthi
Author_Institution :
Indian Inst. of Technol., Madras
Abstract :
We present a CT-DeltaSigma modulator operating at a sampling rate of 300 Msps in a 0.18 mum CMOS process. A low power four bit flash ADC and a complementary current-steering DAC are used to reduce power and noise. The opamps used in the active-RC loop filter are deliberately made slow to further reduce current consumption and the resulting loop delay is compensated. The modulator achieves a peak SNR of 67.2 dB in a 15 MHz bandwidth (OSR=10) while dissipating only 20.7 mW from a 1.8 V supply.
Keywords :
CMOS integrated circuits; RC circuits; active filters; analogue-digital conversion; modulators; operational amplifiers; CMOS process; active-RC loop filter; bandwidth 15 MHz; continuous-time modulator; gain 70 dB; low power four bit flash ADC; opamps; power 20.7 mW; Bandwidth; Circuit noise; Delay; Dynamic range; Filters; Noise reduction; Sampling methods; Signal design; Signal resolution; Signal to noise ratio;
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
DOI :
10.1109/ESSCIRC.2008.4681829