Title :
A 1.5V 13bit 130-300MS/s self-calibrated DAC with active output stage and 50MHz signal bandwidth in 0.13μm CMOS
Author :
Clara, Martin ; Klatzer, Wolfgang ; Gruber, Daniel ; Marak, Arnold ; Seger, Berthold ; Pribyl, Wolfgang
Author_Institution :
Infineon Technol. AG, Villach
Abstract :
A high-performance 13 bit current-steering DAC for analog subsystems is implemented in a standard 0.13 mum CMOS technology. A novel dynamic background calibration scheme directly trims the unary DAC-elements in differently weighted segments of the current source array. Interleaved current cells implement an effective RZ- behavior with NRZ output current waveform, which improves the dynamic linearity of the converter by 20 dB at 64 MHz. Clocked at 130 MHz, the converter draws 53 mW from a 1.5 V supply and achieves a SFDR > 73 dB for signal frequencies up to Nyquist. Operated at 300 MS/s with a 3x interpolation filter, the converter consumes 73 mW and achieves a SFDR > 68dB within the signal bandwidth of 50 MHz.
Keywords :
CMOS integrated circuits; digital-analogue conversion; CMOS; NRZ output current waveform; Nyquist frequency; RZ behavior; active output stage; analog subsystems; bandwidth 50 MHz; current-steering DAC; dynamic linearity improvement; power 53 mW; power 73 mW; self-calibrated DAC; size 0.13 mum; voltage 1.5 V; word length 13 bit; Bandwidth; CMOS technology; Calibration; Circuits; Filters; Linearity; Silicon; Switches; Termination of employment; Voltage;
Conference_Titel :
Solid-State Circuits Conference, 2008. ESSCIRC 2008. 34th European
Conference_Location :
Edinburgh
Print_ISBN :
978-1-4244-2361-3
Electronic_ISBN :
1930-8833
DOI :
10.1109/ESSCIRC.2008.4681842