• DocumentCode
    349191
  • Title

    Peak power constrained test sets: generation heuristics and experiments

  • Author

    Macii, Alberto ; Macii, Enrico

  • Author_Institution
    Dipartimento di Autom. e Inf., Politecnico di Torino, Italy
  • Volume
    2
  • fYear
    1999
  • fDate
    5-8 Sep 1999
  • Firstpage
    925
  • Abstract
    Life-cycle and reliability of an electronic device are strictly related to the maximum (or peak) power the device dissipates in a single clock cycle. Particular care in situations of peak power violations should be taken in the testing phase of the design process. In such phase, the correctness of the circuit is checked by applying at its primary inputs a set of patterns properly selected with the purpose of detecting the presence of some faults. In a previous work we have addressed the problem of minimizing the peak power of a given combinational test set. The solution we have proposed generates test sets that guarantee a reduced peak power consumption at no penalty in fault coverage. In this paper, we present heuristic variants to the algorithm mentioned above. Such variants aim at increasing the efficiency of the test set, that is, they help better in controlling the size of the modified test set. We also investigate the impact of some of the parameters of the algorithm on the quality of the modified test set, and we support the conclusions we have drawn from the discussion with a large set of experimental data that we have collected on the Iscas´85 combinational benchmark circuits
  • Keywords
    CMOS logic circuits; automatic test pattern generation; combinational circuits; graph theory; integrated circuit testing; logic testing; ATPG; CMOS combinational circuits; clock cycle; combinational test set; fault coverage; generation heuristics; modified test set; peak power constrained test sets; peak power consumption reduction; peak power violations; Circuit faults; Circuit testing; Clocks; Electrical fault detection; Energy consumption; Fault detection; Phase detection; Power generation; Process design; Size control;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on
  • Conference_Location
    Pafos
  • Print_ISBN
    0-7803-5682-9
  • Type

    conf

  • DOI
    10.1109/ICECS.1999.813383
  • Filename
    813383