Title :
FinFET: the prospective multi-gate device for future SoC applications
Author :
Inaba, S. ; Okano, K. ; Izumida, T. ; Kaneko, A. ; Kawasaki, H. ; Yagishita, A. ; Kanemura, T. ; Ishida, T. ; Aoki, N. ; Ishimaru, K. ; Suguro, K. ; Eguchi, K. ; Tsunashima, Y. ; Toyoshima, Y. ; Ishiuchi, H.
Author_Institution :
Center for Semicond. Res. & Dev. & Process & Manuf. Eng. Center, TOSHIBA Corp. Semicond. Co., Yokohama
Abstract :
This paper discusses the possibility of future large scale integration (LSI) of multi-gate device. FinFET is thought to be the most promising multi-gate device for LSI, because it easily realizes the self-aligned double-gate structure. At first, the feasibility of SRAM operation with FinFET in hp22 nm node is studied by simulation in terms of Vt fluctuation control. Next, it is demonstrated that FinFET on bulk Si substrate (bulk-FinFET) is a suitable candidate for cost-effective LSI manufacturing. The integration schemes of FinFET and planar FET on the same substrate are also developed for the fabrication of 128 Kbit SRAM ADM (array diagnostic monitor). Finally, successful SRAM cell operation is demonstrated with FinFET of Lg = 20 nm. Therefore, FinFET integrated circuit can provide a unique solution for future low-power SoC
Keywords :
MOSFET; SRAM chips; elemental semiconductors; large scale integration; silicon; system-on-chip; FinFET; SRAM operation; SoC applications; array diagnostic monitor; bulk Si substrate; fluctuation control; large scale integration; multi gate device; multi-gate device; Circuit simulation; FETs; FinFETs; Fluctuations; Impurities; Large scale integration; Manufacturing processes; Random access memory; Substrates; Toy manufacturing industry;
Conference_Titel :
Solid-State Device Research Conference, 2006. ESSDERC 2006. Proceeding of the 36th European
Conference_Location :
Montreux
Print_ISBN :
1-4244-0301-4
DOI :
10.1109/ESSDER.2006.307635