Title :
Towards the Implementation of Path Concepts for a Reconfigurable Bit-Serial Synchronous Architecture
Author :
Dittmann, Florian ; Rettberg, Achim ; Weber, Raphael
Author_Institution :
Paderborn Univ.
Abstract :
This paper develops path concepts for the execution of different algorithms on a reconfigurable architecture. New architecture concepts demand for permanent evaluation of such extensions, also including validating case studies. The recently patented synchronous bit-serial pipelined architecture, which we investigate in this paper, comprises synchronous and systematic bit-serial processing without a central controlling instance. It targets future high speed applications due to the abdication of long wires. The application specificity of the basic version of the architecture can be overcome by so called routers, achieving a reconfigurable system. This paper focuses on the difficulty to conceptualize these routers and proposes several variations for implementation. The case study, which comprises a combined version of the FDCT/IDCT algorithm, serves as an application example for the reconfigurability of the architecture
Keywords :
pipeline processing; reconfigurable architectures; FDCT-IDCT algorithm; patented synchronous bit-serial pipelined architecture; path concept; reconfigurable bit-serial synchronous architecture; systematic bit-serial processing; Centralized control; Communication system control; Computer architecture; Delay; Distributed control; High level synthesis; Process control; Reconfigurable architectures; System recovery; Wires;
Conference_Titel :
Reconfigurable Computing and FPGA's, 2006. ReConFig 2006. IEEE International Conference on
Conference_Location :
San Luis Potosi
Print_ISBN :
1-4244-0690-0
Electronic_ISBN :
1-4244-0690-0
DOI :
10.1109/RECONF.2006.307778