DocumentCode :
3495813
Title :
Datapath and ISA Customization for Soft VLIW Processors
Author :
Saghir, Mazen A R ; El-Majzoub, Mohamad ; Akl, Patrick
Author_Institution :
Dept. of Electr. & Comput. Eng., American Univ. of Beirut
fYear :
2006
fDate :
Sept. 2006
Firstpage :
1
Lastpage :
10
Abstract :
In this paper we examine the performance and area trade-offs resulting from customizing the datapath and instruction set architecture of a soft VLIW processor. In addition to describing the datapath and instruction set architecture of our processor, we describe a number of microarchitectural optimizations we used to reduce the area of the datapath. We also describe the tools we developed and used to customize, generate, implement, and program the processor. Our experimental results show that datapath and instruction set customization achieve high levels of performance, and that microarchitectural optimizations like selective data forwarding help keep FPGA resource utilization in check
Keywords :
embedded systems; field programmable gate arrays; instruction sets; microprocessor chips; multiprocessing systems; parallel architectures; FPGA resource utilization; ISA; datapath customisation; instruction set architecture customization; microarchitectural optimization; selective data forwarding; soft VLIW processors; very long instruction word; Application software; Computer architecture; Field programmable gate arrays; Hardware; Instruction sets; Logic design; Logic devices; Microarchitecture; Microprocessors; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGA's, 2006. ReConFig 2006. IEEE International Conference on
Conference_Location :
San Luis Potosi
Print_ISBN :
1-4244-0690-0
Electronic_ISBN :
1-4244-0690-0
Type :
conf
DOI :
10.1109/RECONF.2006.307780
Filename :
4100000
Link To Document :
بازگشت