Title :
Networks-on-Chip: Challenges, trends and mechanisms for enhancements
Author_Institution :
Dept. of Comput. Sci., Taibah Univ., Madinah Al-Munawarah, Saudi Arabia
Abstract :
The rate of increase of silicon capacity in integrated circuits (IC) will enable system integration of several billion transistors to reside on a single chip in the near future. Future system-on-chip (SoC) systems must therefore integrate up to several hundreds of cores within a single chip, and SoC designs will employ on-chip communication networks (NoCs) as a result. This paper discusses the problems with many current SoC systems, surveys the challenges and trends facing future SoC designs and proposes a mechanism for enhancing NoC strategies of the future by enhancing memory management and utilization techniques within an NoC.
Keywords :
integrated circuit design; network-on-chip; storage management; NoC; SoC design; integrated circuit; memory management; memory utilization; networks-on-chip; system-on-chip; Bandwidth; Communication networks; Computer science; Crosstalk; Electromagnetic interference; Integrated circuit interconnections; Network-on-a-chip; System-on-a-chip; Wires; Wiring;
Conference_Titel :
Information and Communication Technologies, 2009. ICICT '09. International Conference on
Conference_Location :
Karachi
Print_ISBN :
978-1-4244-4608-7
Electronic_ISBN :
978-1-4244-4609-4
DOI :
10.1109/ICICT.2009.5267214