DocumentCode
3497004
Title
A Design and Simulation for Dynamically Reconfigurable Systolic Array
Author
Ishimura, Toshiyuki ; Kanasugi, Akinori
Author_Institution
Grad. Sch. of Eng., Tokyo Denki Univ., Tokyo
Volume
2
fYear
2008
fDate
11-13 Nov. 2008
Firstpage
172
Lastpage
175
Abstract
Systolic array is known as an architecture that can process a large amount of data with high speed, by large scale parallel and pipeline processing. If dynamic reconfiguration of systolic array is realized, flexible circuit construction and reduction of circuit scale become possible, without sacrificing the processing speed. Therefore, this paper proposes an architecture of dynamically reconfigurable systolic array (DRSA). The circuit was designed by using VHDL, and verified with a logic circuit simulator. The calculations of matrix such as 1-by-64 and 8-by-8 were simulated correctly with a lot of PEs (Processing Element). The effectiveness of proposed architecture is confirmed by circuit simulation results.
Keywords
parallel processing; pipeline processing; systolic arrays; dynamic reconfiguration; dynamically reconfigurable systolic array; flexible circuit construction; logic circuit simulator; parallel processing; pipeline processing; Circuit simulation; Field programmable gate arrays; Flexible printed circuits; Large-scale systems; Logic circuits; Multiplexing; Pipeline processing; Reconfigurable logic; Routing; Systolic arrays; Dynamic Reconfiguration; Systolic Array;
fLanguage
English
Publisher
ieee
Conference_Titel
Convergence and Hybrid Information Technology, 2008. ICCIT '08. Third International Conference on
Conference_Location
Busan
Print_ISBN
978-0-7695-3407-7
Type
conf
DOI
10.1109/ICCIT.2008.23
Filename
4682234
Link To Document