Title :
Clock period minimization with minimum area overhead in high-level synthesis of nonzero clock skew circuits
Author :
Tu, Wen-Pin ; Huang, Shih-Hsu ; Cheng, Chun-Hua
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
fDate :
Jan. 30 2012-Feb. 2 2012
Abstract :
Although clock skew can be utilized to reduce the clock period, the utilization of clock skew also limits the sharing of resources (including registers and functional units). Previous works have considered the influence of clock arrival times on register sharing, but they do not pay any attention to the influence of clock arrival times on functional unit sharing. As a result, extra functional units are often required during functional unit binding. Based on that observation, in this paper, we perform the simultaneous application of register binding and functional unit binding for the high-level synthesis of nonzero clock skew circuits. Our objective is to minimize the circuit area for working with the lower bound of the clock period. Compared with previous works, benchmark data show that our approach can achieve the lower bound of the clock period with a smaller area overhead.
Keywords :
circuit optimisation; clocks; high level synthesis; minimisation; clock arrival times; clock period minimization; functional unit binding; high-level synthesis; minimum area overhead; nonzero clock skew circuits; Adders; Benchmark testing; Clocks; Delay; Registers; Schedules; Synchronization;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific
Conference_Location :
Sydney, NSW
Print_ISBN :
978-1-4673-0770-3
DOI :
10.1109/ASPDAC.2012.6164953