Title :
Probabilistic design in spintronic memory and logic circuit
Author :
Chen, Yiran ; Zhang, Yaojun ; Wang, Peiyuan
Author_Institution :
Dept. of ECE, Univ. of Pittsburgh, Pittsburgh, PA, USA
fDate :
Jan. 30 2012-Feb. 2 2012
Abstract :
Spin-transfer torque random access memory (STT-RAM) is a promising candidate for next-generation non-volatile memory technologies. It combines many attractive attributes such as nanosecond access time, high integration density, non-volatility, and good CMOS process compatibility. However, process variation continues to be a critical issue in the designs of STT-RAM and the derived spintronic logic. Besides the process-variation-induced persistent operation error, the non-persistent error that is incurred by the intrinsic thermal fluctuations of Magnetic Tunneling Junction (MTJ) devices significantly influences the spintronic circuit reliability. In this paper, we analyzed these two types of STT-RAM operation errors at both single cell and array levels. On the top of that, we quantitatively investigate the impacts of these errors on a nonvolatile spintronic flip-flop design. Some possible design techniques to reduce the operation error rate are also discussed. Our experimental results show that a statistical design technique must be adopted in spintronic memory and logic designs to achieve the desired operation reliability. We refer this technique as “probabilistic design”.
Keywords :
CMOS integrated circuits; circuit reliability; flip-flops; logic circuits; logic design; magnetic tunnelling; magnetoelectronics; probability; random-access storage; statistical analysis; CMOS process compatibility; MTJ device; STT-RAM; logic circuit; magnetic tunneling junction; nanosecond access time; nonvolatile memory technology; nonvolatile spintronic flip-flop design; probabilistic design; process-variation-induced persistent operation error; random access memory; spin-transfer torque; spintronic circuit reliability; spintronic logic; spintronic memory; statistical design technique; thermal fluctuation; Error analysis; MOSFETs; Magnetic tunneling; Random access memory; Resistance; Switches;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific
Conference_Location :
Sydney, NSW
Print_ISBN :
978-1-4673-0770-3
DOI :
10.1109/ASPDAC.2012.6164967