DocumentCode :
3499561
Title :
A multi-Vdd dynamic variable-pipeline on-chip router for CMPs
Author :
Matsutani, Hiroki ; Hirata, Yuto ; Koibuchi, Michihiro ; Usami, Kimiyoshi ; Nakamura, Hiroshi ; Amano, Hideharu
Author_Institution :
Keio Univ., Yokohama, Japan
fYear :
2012
fDate :
Jan. 30 2012-Feb. 2 2012
Firstpage :
407
Lastpage :
412
Abstract :
We propose a multi-voltage (multi-Vdd) variable pipeline router to reduce the power consumption of Network-on-Chips (NoCs) designed for chip multi-processors (CMPs). Our multi-Vdd variable pipeline router adjusts its pipeline depth (i.e., communication latency) and supply voltage level in response to the applied workload. Unlike dynamic voltage and frequency scaling (DVFS) routers, the operating frequency is the same for all routers throughout the CMP; thus, there is no need to synchronize neighboring routers working at different frequencies. In this paper, we implemented the multi-Vdd variable pipeline router, which selects two supply voltage levels and pipeline modes, using a 65nm CMOS process and evaluated it using a full-system CMP simulator. Evaluation results show that although the application performance degraded by 1.0% to 2.1%, the standby power of NoCs reduced by 10.4% to 44.4%.
Keywords :
multiprocessing systems; network-on-chip; chip multiprocessors; dynamic voltage; frequency scaling router; multi-Vdd dynamic variable-pipeline on-chip router; multivoltage variable pipeline router; network-on-chips; operating frequency; power consumption; supply voltage level; Delay; Pipelines; Power demand; Switches; System-on-a-chip; Tiles; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2012 17th Asia and South Pacific
Conference_Location :
Sydney, NSW
ISSN :
2153-6961
Print_ISBN :
978-1-4673-0770-3
Type :
conf
DOI :
10.1109/ASPDAC.2012.6164982
Filename :
6164982
Link To Document :
بازگشت