• DocumentCode
    3500736
  • Title

    Robust dynamic node low voltage swing domino logic with multiple threshold voltages

  • Author

    Liu, Zhiyu ; Kursun, Volkan

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI
  • fYear
    2006
  • fDate
    27-29 March 2006
  • Lastpage
    36
  • Abstract
    A new low voltage swing circuit technique based on a dual threshold voltage CMOS technology is presented in this paper for simultaneously reducing active and standby mode power consumption and enhancing evaluation speed and noise immunity in domino logic circuits. The proposed circuit technique modifies both the upper and lower boundaries of the voltage swing at the dynamic node. Meanwhile, full voltage swing signals are maintained at inputs and outputs for robust and high speed operation. Power supply, ground, and threshold voltages are simultaneously optimized to minimize the power-delay product (PDP). The proposed technique reduces the PDP by up to 51.9% as compared to the standard full-swing circuits in a 45nm CMOS technology. The active mode power consumption is reduced by up to 40.4% due to the lower switching power required to charge/discharge the dynamic node. Furthermore, the evaluation speed and noise immunity are enhanced by up to 19.4% and 39.1%, respectively, as compared to the standard full-swing circuits. The proposed low swing technique also reduces the idle mode leakage power consumption of high fan-in domino gates by up to 84.2%
  • Keywords
    CMOS logic circuits; logic gates; low-power electronics; 45 nm; CMOS technology; domino gates; domino logic circuits; dual threshold voltage; dynamic node low voltage swing circuit; noise immunity; power consumption; power supply voltage; power-delay product; voltage swing signals; Active noise reduction; CMOS logic circuits; CMOS technology; Circuit noise; Energy consumption; Logic circuits; Low voltage; Noise robustness; Power supplies; Threshold voltage; Domino Logic; Dual Threshold Voltage; Gate Oxide Leakage; Low Voltage Swing; Subthreshold Leakage.;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
  • Conference_Location
    San Jose, CA
  • Print_ISBN
    0-7695-2523-7
  • Type

    conf

  • DOI
    10.1109/ISQED.2006.112
  • Filename
    1613110