DocumentCode
3501641
Title
Processing rate optimization by sequential system floorplanning
Author
Wang, Jia ; Wu, Ping-Chih ; Zhou, Hai
Author_Institution
Dept. of Electr. Eng. & Comput. Sci., Northwestern Univ., Evanston, IL
fYear
2006
fDate
27-29 March 2006
Lastpage
345
Abstract
The performance of a sequential system is usually measured by its frequency. However, with the appearance of global interconnects that require multiple clock periods to communicate the throughput is usually traded-off for higher frequency (for example, through wire pipelining or latency insensitive design). Therefore, we propose to use the processing rate, defined as the amount of processed inputs per unit time, as the performance measure. We show that the minimal ratio of the flip-flop number over the delay on any cycle is an upper bound of the processing rate. Since the processing rate of a sequential system is mainly decided by its floorplan when interconnect delays are dominant, the problem of floorplanning for processing rate optimization is formulated and solved. We optimize the processing rate bound directly in a floorplanner by applying Howard´s algorithm incrementally. Experimental results confirm the effectiveness of our approach
Keywords
circuit optimisation; delays; integrated circuit layout; logic design; sequential circuits; Howard algorithm; global interconnects; interconnect delays; performance measure; processing rate optimization; sequential system floorplanning; Clocks; Delay; Flip-flops; Frequency measurement; Integrated circuit interconnections; Pipeline processing; Rivers; Throughput; Time measurement; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Quality Electronic Design, 2006. ISQED '06. 7th International Symposium on
Conference_Location
San Jose, CA
Print_ISBN
0-7695-2523-7
Type
conf
DOI
10.1109/ISQED.2006.108
Filename
1613160
Link To Document