DocumentCode :
3503696
Title :
Efficient analog architectures for DCT processing
Author :
Noolu, Surya Prakash ; Baghini, Maryam Shojaei ; Velmurugan, Rajbabu
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol. (IIT) - Bombay, Mumbai, India
fYear :
2010
fDate :
15-18 June 2010
Firstpage :
346
Lastpage :
353
Abstract :
This paper presents for the first time full analog design of three different algorithms for 8 × 8 two Dimensional (2-D) Discrete Cosine Transform (DCT), using current-mode analog modules. The operation of each processor is explained with block diagrams and circuit diagrams. All these three structures need no memory. Next, three algorithms which are implemented in analog domain, are compared with respect to the number of transistors and power dissipation. Finally, the architecture with matrix simplification is chosen for simulation as it needs only 2752 transistors and dissipates less power, compared to other two architectures. The entire analog 2-D DCT processor has been implemented and laid out in UMC 0.18- µm technology. The post layout simulation results show that average PSNR is 25.6 dB, maximum power dissipation is 5.67 mW and transform speed is less than 70 nS.
Keywords :
Analog memory; Computer architecture; Discrete cosine transforms; Layout; Simulation; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems (AHS), 2010 NASA/ESA Conference on
Conference_Location :
Anaheim, CA, USA
Print_ISBN :
978-1-4244-5887-5
Electronic_ISBN :
978-1-4244-5888-2
Type :
conf
DOI :
10.1109/AHS.2010.5546237
Filename :
5546237
Link To Document :
بازگشت