DocumentCode :
350832
Title :
Architecture design of a fast symbol timing synchronization system with a shared architecture for wireless ATM
Author :
Lee, Janghee ; Lee, Seongjoo ; Kim, Jaeseok
Author_Institution :
Dept. of Electr. & Comput. Eng., Yonsei Univ., Seoul, South Korea
Volume :
1
fYear :
1999
fDate :
1999
Firstpage :
301
Abstract :
a We propose a new architecture of fast symbol timing synchronization system which consists of a received signal power detector, a correlation power detector and a peak detector. These blocks have some shared hardware blocks to reduce the hardware complexity. A two-step peak detection hardware architecture is proposed to acquire the symbol timing synchronization. The proposed design can detect the correct FFT starting point within three symbols using the first two reference symbols in wireless ATM. Consequently, the proposed system is very useful for burst data transmission in wireless LAN or wireless ATM systems. The proposed architecture is designed and verified in VHDL
Keywords :
OFDM modulation; asynchronous transfer mode; correlation methods; data communication; fading channels; fast Fourier transforms; packet radio networks; synchronisation; wireless LAN; FFT starting point; OFDM; VHDL verification; burst data transmission; correlation power detector; fast symbol timing synchronization system; peak detector; received signal power detector; reference symbols; shared architecture; two-step peak detection hardware architecture; wireless ATM; wireless LAN; Asynchronous transfer mode; Computer architecture; Data communication; Detectors; Fading; Frequency synchronization; Hardware; Interference; Timing; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 99. Proceedings of the IEEE Region 10 Conference
Conference_Location :
Cheju Island
Print_ISBN :
0-7803-5739-6
Type :
conf
DOI :
10.1109/TENCON.1999.818410
Filename :
818410
Link To Document :
بازگشت