Title :
On Feasibility of FPGA Bitstream Compression During Placement and Routing
Author :
Stepien, Piotr ; Vasilko, Milan
Author_Institution :
Bournemouth Univ., Poole
Abstract :
In this paper we examine the feasibility of a new approach to FPGA design bitstream compression which aims to optimise placement and routing in order to minimise the distribution of configuration data in the device. We present results from a variety of experiments which demonstrate how achievable compression ratio varies with the design size and applied constraints. The approach proves promising for certain designs where compression ratios up to 5 were achieved without compromising design timing.
Keywords :
data compression; field programmable gate arrays; logic design; FPGA design bitstream compression; configuration data distribution; field programmable gate array; routing; Circuit testing; Costs; Design optimization; Field programmable gate arrays; Java; Microelectronics; Reconfigurable logic; Routing; Switches; Timing;
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
DOI :
10.1109/FPL.2006.311306