DocumentCode :
3509095
Title :
Astra: An Advanced Space-Time Reconfigurable Architecture
Author :
Danilin, Alexander ; Bennebroek, Martijn ; Sawitzki, Sergei
Author_Institution :
Philips Res. Eur., Eindhoven
fYear :
2006
fDate :
28-30 Aug. 2006
Firstpage :
1
Lastpage :
4
Abstract :
This paper introduces ASTRA, a novel FPGA-like architecture that can perform operations in space (for maximum performance) or in time (for minimum hardware area) at logic-cell level. Currently, ASTRA is tailored towards DSP applications and supports data flow between nearest neighbor cells. Control signals can be distributed over longer distances using bus-like connections. ASTRA´s (logic and interconnect) silicon area is shown to be quite low while still providing sufficient flexibility for real-life applications. First benchmarking results with traditional applications from DSP domain show that ASTRA is competitive with respect to ASIC in terms of silicon area and power consumption
Keywords :
application specific integrated circuits; field programmable gate arrays; reconfigurable architectures; application specific integrated circuits; field programmable gate arrays; space-time reconfigurable architecture; Application software; Clustering algorithms; Computer architecture; Digital signal processing; Field programmable gate arrays; Hardware; Reconfigurable architectures; Reconfigurable logic; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2006. FPL '06. International Conference on
Conference_Location :
Madrid
Print_ISBN :
1-4244-0312-X
Type :
conf
DOI :
10.1109/FPL.2006.311311
Filename :
4101073
Link To Document :
بازگشت