DocumentCode
3513263
Title
Pre-calculated duty cycle control implemented in FPGA for power factor correction
Author
Garcia, Alejandro ; De Castro, Angel ; Garcia, Oscar ; Azcondo, Francisco J.
Author_Institution
HCTLab., Univ. Autonoma de Madrid, Madrid, Spain
fYear
2009
fDate
3-5 Nov. 2009
Firstpage
2955
Lastpage
2960
Abstract
A power factor correction (PFC) technique based on pre-calculated duty cycle values is presented in this paper. In this method the duty ratios for half a line period are calculated in advance and stored in a memory. By synchronizing the memory with the line, near unity power factors can be achieved in a specific operating point. The main advantage of this technique is that neither current measurement nor current loop are needed. To obtain stable output voltages a voltage loop is included. A boost converter prototype controlled by an FPGA evaluation board has been implemented in order to verify the functionality of the proposed method. Both the simulation and experimental results show that near unity power factor can be achieved with this PFC strategy.
Keywords
field programmable gate arrays; power convertors; power factor correction; switched mode power supplies; FPGA; boost converter; duty cycle control; duty ratios; field programmable gate array; power factor correction; switched mode power supply; unity power factor; voltage loop; Control systems; Current measurement; Digital control; Digital signal processing; Field programmable gate arrays; Power factor correction; Pulse width modulation; Reactive power; Switched-mode power supply; Voltage control; Boost Converter; Digital Control; Field Programmable Gate Array; Power Factor Correction; Switched Mode Power Supply;
fLanguage
English
Publisher
ieee
Conference_Titel
Industrial Electronics, 2009. IECON '09. 35th Annual Conference of IEEE
Conference_Location
Porto
ISSN
1553-572X
Print_ISBN
978-1-4244-4648-3
Electronic_ISBN
1553-572X
Type
conf
DOI
10.1109/IECON.2009.5415383
Filename
5415383
Link To Document