Title :
Improving resource utilization in an multiple asynchronous ALU DSP architecture
Author :
Tremblay, José-Philippe ; Savaria, Yvon ; Thibeault, Claude ; Mbaye, Maria
Author_Institution :
Dept. of Electr. Eng., Ecole Polytech. de Montreal, Montreal, QC
Abstract :
A current trend in digital signal processing is to reduce power and energy consumption. The use of asynchronous designs is one of the possible ways to achieve these goals, but the nature of these circuits requires different modeling schemes. We present in this paper our own model for a novel DSP architecture comprising multiple asynchronous cores and ALUs per core. Our approach shows how to match the inherent parallelism of the architecture to its target application. Our technique also proves useful to guide the mapping decisions of a target algorithm onto an MPSoC architecture, in order to increase the throughput by multithreading several packets.
Keywords :
digital signal processing chips; integrated circuit design; integrated circuit modelling; multi-threading; parallel architectures; resource allocation; system-on-chip; MPSoC architecture; asynchronous ALU DSP architecture; asynchronous designs; energy consumption; modeling schemes; packet multithreading; power consumption; resource utilization; Application software; Circuits; Computer architecture; Decoding; Digital signal processing; Energy consumption; Job shop scheduling; Logic arrays; Resource management; Switches; CDFG; DSP; Parallelism; Scheduling;
Conference_Titel :
Microsystems and Nanoelectronics Research Conference, 2008. MNRC 2008. 1st
Conference_Location :
Ottawa, Ont.
Print_ISBN :
978-1-4244-2920-2
Electronic_ISBN :
978-1-4244-2921-9
DOI :
10.1109/MNRC.2008.4683369