DocumentCode :
3515129
Title :
Fast test cost calculation for hybrid BIST in digital systems
Author :
Orasson, Elmet ; Raidma, Rein ; Ubar, Raimund ; Jervan, Gert ; Peng, Zebo
Author_Institution :
Tallinn Tech. Univ., Estonia
fYear :
2001
fDate :
2001
Firstpage :
318
Lastpage :
325
Abstract :
The paper presents a hybrid BIST solution for testing systems-on-chip which combines pseudorandom test patterns with stored precomputed deterministic test patterns. A procedure is proposed for fast calculation of the cost of hybrid BIST at different lengths of pseudorandom test to find an optimal balance between test sets, and to perform a core test with minimum cost of both time and memory, and without losing test quality. Compared to the previous approach, based on iterative use of deterministic ATPG for evaluating the cost of stored patterns, a new, extremely fast procedure is proposed, which calculates costs on a basis of fault table manipulations. Experiments on the ISCAS benchmark circuits show that the new procedure is about two orders of magnitude faster than the previous one
Keywords :
built-in self test; circuit testing; ISCAS benchmark circuits; digital systems; fast test cost calculation; fault table manipulations; hybrid BIST; pseudorandom test patterns; stored precomputed deterministic test patterns; systems-on-chip testing; Automatic test pattern generation; Benchmark testing; Built-in self-test; Circuit faults; Circuit testing; Cost function; Digital systems; Iterative methods; Performance evaluation; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Systems Design, 2001. Proceedings. Euromicro Symposium on
Conference_Location :
Warsaw
Print_ISBN :
0-7695-1239-9
Type :
conf
DOI :
10.1109/DSD.2001.952315
Filename :
952315
Link To Document :
بازگشت