DocumentCode
3517099
Title
On-Chip Cache Device Scaling Limits and Effective Fault Repair Techniques in Future Nanoscale Technology
Author
Roberts, David ; Kim, Nam Sung ; Mudge, Trevor
Author_Institution
Univ. of Michigan, Ann Arbor, MI, USA
fYear
2007
fDate
29-31 Aug. 2007
Firstpage
570
Lastpage
578
Abstract
In this study, we investigate different cache fault tolerance techniques to determine which will be most effective when on-chip memory cell defect probabilities exceed those of current technologies, which is highly anticipated in processor on-chip caches manufactured with future nanometer scale technologies. Our most significant finding from this study is that the devices in on-chip memory cells cannot be scaled at the same rate as devices in logic circuits due to the increasing number of erroneous memory cells with voltage scaling, requiring strong fault-tolerance techniques. Second, we propose a technique to minimize performance impacts under aggressive technology and voltage scaling. It works by merging pairs of faulty cache lines to make good lines and performs better than TMR at high error rates and at lower cost. We also estimate up to 28% energy savings at low voltage, relative to a recent fault-tolerance scheme [1].
Keywords
cache storage; fault tolerance; microprocessor chips; nanoelectronics; power aware computing; system-on-chip; fault repair techniques; fault tolerance; memory cell defect probability; nanoscale technology; processor on-chip cache device scaling; voltage scaling; Cache memory; Circuit faults; Costs; Dynamic voltage scaling; Error analysis; Error correction codes; Fault tolerance; Manufacturing processes; Nanoscale devices; Voltage control;
fLanguage
English
Publisher
ieee
Conference_Titel
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Conference_Location
Lubeck
Print_ISBN
978-0-7695-2978-3
Type
conf
DOI
10.1109/DSD.2007.4341526
Filename
4341526
Link To Document