Title :
New Read Scheme of Variable Vpass-Read for Dual Control Gate with Surrounding Floating Gate (DC-SF) NAND Flash Cell
Author :
Yoo, HyunSeung ; Choi, Eunseok ; Joo, HanSoo ; Cho, Gyuseog ; Park, Sungkye ; Aritome, Seiichi ; Lee, Seokkiu ; Hong, Sungjoo
Author_Institution :
R&D Div., Hynix Semicond. Inc., Icheon, South Korea
Abstract :
New read operation scheme has been proposed for three-dimensional (3D) Dual Control gate with Surrounding Floating gate (DC-SF) NAND flash memory [1]. Based on TCAD and analytic model, the selected cell threshold voltage (VT) is increased by high neighbor cell VT because neighbor cell does not have enough Vpass-read to be "pass-transistor" in conventional read operation. To prevent this neighbor cell high VT effect, higher Vpass-read is applied to control gate (CG) of neighbor cell. And lower Vpass-read is applied to CG of the next neighbor cell to compensate FG potential of neighbor cell. For read operation of multi level cell, Vpass-read modulation has to be decreased corresponding to the selected cell read voltage VR. By using new read scheme, a stable read operation is successfully achieved in DC-SF NAND flash cell for MLC (2bit/cell) and TLC (3bit/cell).
Keywords :
NAND circuits; flash memories; DC-SF NAND flash cell; MLC; TCAD; TLC; Vpass-read modulation; surrounding floating gate NAND flash cell; three-dimensional dual control gate; variable Vpass-read; Analytical models; Capacitors; Flash memory; Logic gates; Nonvolatile memory; Three dimensional displays; Transistors;
Conference_Titel :
Memory Workshop (IMW), 2011 3rd IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
978-1-4577-0225-9
Electronic_ISBN :
978-1-4577-0224-2
DOI :
10.1109/IMW.2011.5873206