Title :
Multi-layer SOI island technology by selective epitaxial growth for single-gate and double-gate MOSFETs
Author :
Sangwoo Pae ; Denton, J.P. ; Neudeck, G.W.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Abstract :
Continued device scaling in bulk MOSFETs beyond the sub-100 nm regime may require transition to advanced SOI technologies. It has been reported that the thin film fully-depleted (FD) SOI structure is promising for low voltage, high speed applications due to the improved short channel tolerance and lack of body effect (Wong et al, 1998). However, current techniques to obtain bulk-like quality material for very thin SOI have proved difficult to manufacture in terms of cost, material defects and SOI thickness variation across the wafer. The SOI thickness variation results in V/sub T/ variation, which is a major drawback in FD-SOI technology. Selective epitaxial growth (SEG) offers an alternative way of obtaining a device quality SOI material when it is grown laterally (epitaxial lateral overgrowth; ELO) over the field SiO/sub 2/. The local area chemical mechanical polishing (CMP) etch stop gives good controlled thickness of uniform thin SOI films where FD-SOI MOSFETs can be fabricated (Pae et al, 1998 and 1999). One distinctive advantage of the ELO technique is the formation of very thin bottom gate SiO/sub 2/ for double gate MOSFETs (Wong et al. 1997; Denton et al. 1995), which is difficult to obtain in other SOI technologies. This enables improved dynamic V/sub T/ control using low back gate bias. We report here the most recent results of deep-submicron FD-SOI P-MOSFETs fabricated in two different layers of SOI islands created entirely by ELO. Device characteristics and dynamic V/sub T/ shifting are discussed.
Keywords :
MOSFET; chemical mechanical polishing; dielectric thin films; epitaxial growth; etching; island structure; semiconductor growth; silicon-on-insulator; 100 nm; ELO; FD-SOI MOSFETs; FD-SOI P-MOSFETs; FD-SOI technology; SEG; SOI film thickness control; SOI islands; SOI technology; SOI thickness variation; Si-SiO/sub 2/; back gate bias; body effect; bulk MOSFETs; bulk-like quality material; chemical mechanical polishing; device characteristics; device quality SOI material; device scaling; double-gate MOSFETs; dynamic threshold voltage shifting; epitaxial lateral overgrowth; field SiO/sub 2/ layer; high speed applications; local area CMP etch stop; material defects; multi-layer SOI island technology; selective epitaxial growth; short channel tolerance; single-gate MOSFETs; thin SOI; threshold voltage variation; uniform thin SOI films; very thin bottom gate SiO/sub 2/; Application software; Dielectric measurements; Dielectric substrates; Epitaxial growth; Etching; Fabrication; Low voltage; MOSFET circuits; Manufacturing; Thin film devices;
Conference_Titel :
SOI Conference, 1999. Proceedings. 1999 IEEE International
Conference_Location :
Rohnert Park, CA, USA
Print_ISBN :
0-7803-5456-7
DOI :
10.1109/SOI.1999.819876