DocumentCode :
3519561
Title :
Prediction of hotspots on 3D packages due to joule heating in Through Silicon Vias (TSV)
Author :
Tan, S.P. ; Zhang, X.W. ; Pinjala, D.
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
801
Lastpage :
806
Abstract :
Market demand for smaller products with increased functionalities has been the driving force for 3D packages. Thermal management of 3D packages is challenging as the cooling solution need to access the intermediate dies within which is often difficult. In mobile application, the available space for cooling solution has also decreased dramatically. Numerical modeling of fine features such as vias also presents many difficulties as several decades of length scales occur simultaneously. In this paper, a methodology is used to overcome the difficulties by modeling the relevant length scales important to that level. As the model is reduced in length scale, boundary conditions from higher level are transferred to the lower level, ensuring energy balance between the levels. At the system level, external resistances can be estimated and a base temperature be used to determine system level thermal performance. At the package level, interconnect resistances and effects of depopulation are taken into account in determining maximum temperatures on die. At the die level, individual dies of the stack are modeled with distributed vias and actual temperature distribution is determined to investigate hotspots due to self heating. In a heatsink cooling solution, system level modeling showed that die temperatures are uniform at 49°C. Further modeling at package level showed that a 5.4°C temperature difference exists between the top and bottom memory dies due to interconnect thermal resistance. At the die level, the effect of Joule heating in copper vias on hotspot is studied. Joule heating is simulated with current densities of 125 to 175 A/cm2. An increase in temperature can be seen but however, the effects of poor underfill thermal conductivity made the hotspot effects less pronounced.
Keywords :
current density; heat sinks; integrated circuit interconnections; integrated circuit packaging; thermal management (packaging); three-dimensional integrated circuits; 3D packages; Joule heating; current density; heatsink cooling solution; interconnect thermal resistance; market demand; numerical modeling; temperature 5.4 degC; temperature distribution; thermal management; through silicon vias; Heating; Numerical models; Packaging; Silicon; Space cooling; Temperature; Thermal conductivity; Thermal management; Thermal resistance; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2009. EPTC '09. 11th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-5099-2
Electronic_ISBN :
978-1-4244-5100-5
Type :
conf
DOI :
10.1109/EPTC.2009.5416441
Filename :
5416441
Link To Document :
بازگشت