DocumentCode :
3521149
Title :
Design of parallel preprocessing image sensors
Author :
Schreiter, Jörg ; Srowik, Rico ; Graupner, Achim ; Getzlaff, Stefan ; Schüffny, René
Author_Institution :
Tech. Univ. Dresden, Germany
fYear :
1999
fDate :
36495
Firstpage :
393
Lastpage :
396
Abstract :
In this paper we propose an architecture for an image sensor with an embedded low-power analog preprocessing unit dedicated for convolution-type filtering. The convolution of the analog image data with the digital convolution kernel is realized using a sequential bit-wise principle. For the subsequent bit-shifted addition a modified current-mode pipelined A/D converter is suggested
Keywords :
CMOS image sensors; analogue-digital conversion; image processing equipment; parallel architectures; pipeline processing; analog image data convolution; architecture; bit-shifted addition; convolution-type filtering; digital convolution kernel; embedded low-power analog preprocessing unit; modified current-mode pipelined A/D converter; parallel preprocessing image sensor design; sequential bit-wise principle; Analog circuits; CMOS image sensors; CMOS technology; Convolution; Hardware; Image converters; Image processing; Image sensors; Kernel; Pixel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Knowledge-Based Intelligent Information Engineering Systems, 1999. Third International Conference
Conference_Location :
Adelaide, SA
Print_ISBN :
0-7803-5578-4
Type :
conf
DOI :
10.1109/KES.1999.820206
Filename :
820206
Link To Document :
بازگشت