DocumentCode :
3533003
Title :
Multi-Rate QC-LDPC Encoder
Author :
Zhang, Huxing ; Yu, Hongyang
Author_Institution :
Electron. Eng., Univ. of Electron. Sci. & Technol., Chengdu
fYear :
2009
fDate :
28-29 April 2009
Firstpage :
1
Lastpage :
4
Abstract :
A multi-rate memory-efficient encoder for low-density parity-check (LDPC) codes is proposed in this paper based on shift-register-adder-accumulator (SRAA). The SRAA algorithm simplifies the encoder computation module and reduces the complexity of the operation. The LDPC code generator matrix is constructed by lots of quasi-cyclic square matrices in the Chinese digital TV terrestrial broadcasting standard (DMB-T), and the encoder is presented based on the quasi-cyclic character that reduces the memory cost. Simulations demonstrate that the proposed encoder can satisfy the DMB-T in three-rate according to different bit-rate option with lower complexity.
Keywords :
digital television; parity check codes; LDPC code generator matrix; bit rate option; digital TV terrestrial broadcasting standard; encoder computation module; low density parity check codes; memory cost; multirate QC-LDPC encoder; multirate memory-efficient encoder; quasicyclic character; quasicyclic square matrices; shift register adder accumulator; Character generation; Code standards; Costs; Decoding; Digital TV; Error correction codes; Parity check codes; Satellite broadcasting; Sparse matrices; TV broadcasting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Testing and Diagnosis, 2009. ICTD 2009. IEEE Circuits and Systems International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-2587-7
Type :
conf
DOI :
10.1109/CAS-ICTD.2009.4960843
Filename :
4960843
Link To Document :
بازگشت