DocumentCode :
3534377
Title :
Analysis of phase noise due to bang-bang phase detector in PLL-based clock and data recovery circuits
Author :
Vichienchom, Kasin ; Liu, Wentai
Author_Institution :
Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
Volume :
1
fYear :
2003
fDate :
25-28 May 2003
Abstract :
This paper describes the noise analysis of phase-locked loop (PLL) based clock and data recovery circuits (CDR) using bang-bang phase detectors (PD). The analysis is based on modeling the non-linearity of the bang-bang PD with a linear PD and an additive white noise source. This analysis shows that the input PD noise and the PLL DC gain are both proportional to the quantization step of the PD determined by the amplitude of the charge-pump current. To reduce the input PD noise without degrading the PLL DC gain and the loop bandwidth, a multilevel PD can be used instead. The theoretical results predict tendencies that agree with circuit simulations.
Keywords :
circuit noise; circuit simulation; network analysis; network synthesis; phase detectors; phase locked loops; phase noise; synchronisation; white noise; CDR; PD nonlinearity modeling; PD quantization step; PLL DC gain; PLL-based clock recovery circuits; additive white noise source; bang-bang phase detector; charge-pump current amplitude; data recovery circuits; input PD noise; loop bandwidth; multilevel PD; noise analysis; phase noise; phase-locked loop; Additive white noise; Charge pumps; Circuit noise; Clocks; Detectors; Noise level; Phase detection; Phase locked loops; Phase noise; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205639
Filename :
1205639
Link To Document :
بازگشت