DocumentCode
3536562
Title
Hardware-software aspects of shift-register based NEWS networks for the focal plane
Author
Nguyen, R. ; Mercier, D. ; Jullian, A. ; Bernard, T.M.
Author_Institution
CTME/GIP, Arcueil, France
fYear
1997
fDate
20-22 Oct 1997
Firstpage
84
Lastpage
93
Abstract
Processing medium-size images in the chip where they are sensed has now become technologically possible. Such devices are called artificial retinas. In order to set up a whole programmable boolean array processor in the focal plane, a specific NEWS interconnection network is required that trades off between speed, silicon area, energy consumption, and controllability. Shift-register based solutions are considered here. A scalable design is presented in which silicon area only is minimized, as the major constraint. Its performances are then quantitatively analysed with respect to the three other criteria and shown to present some significant weaknesses. This leads to relax the area constraint and to propose a second solution that improves the overall trade-off at the expense of a small area increase
Keywords
computer vision; multiprocessor interconnection networks; parallel architectures; shift registers; NEWS interconnection network; area constraint; artificial retinas; controllability; energy consumption; focal plane; hardware-software aspects; medium-size images processing; programmable boolean array processor; shift-register based NEWS networks; silicon area; CMOS technology; Clocks; Computer architecture; Image converters; Image processing; Performance analysis; Photodiodes; Retina; Sensor arrays; Silicon;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer Architecture for Machine Perception, 1997. CAMP 97. Proceedings. 1997 Fourth IEEE International Workshop on
Conference_Location
Cambridge, MA
Print_ISBN
0-8186-7987-5
Type
conf
DOI
10.1109/CAMP.1997.631904
Filename
631904
Link To Document