Title :
Low power CMOS digital circuit design methodologies with reduced voltage swing
Author :
Cheung, T.S. ; Asada, K. ; Yip, K.L. ; Wong, H. ; Cheng, Y.C.
Author_Institution :
Dept. of Electron. Eng., Tokyo Univ., Japan
Abstract :
In this paper, two techniques on low power circuit design, namely, clock separated logic and sub-Vdd voltage-swing interfacing, are introduced. In the former method, reduced voltage-swing at internal nodes is used to achieve relatively low power dissipation as compared to circuits with full voltage-swing. In the latter method, pass-transistor logic with suppressed internal voltage-swing is used to reduce power dissipation in the pass-transistor chain. Basic techniques on design of these circuits are investigated and analyzed
Keywords :
CMOS digital integrated circuits; CMOS logic circuits; flip-flops; integrated circuit design; logic design; clock separated logic; digital circuit design methodologies; internal voltage-swing suppression; low power CMOS digital circuits; low power dissipation; sub-Vdd voltage-swing interfacing; voltage swing reduction; CMOS digital integrated circuits; CMOS logic circuits; Circuit synthesis; Clocks; Design methodology; Digital circuits; Logic circuits; Logic design; Power dissipation; Voltage;
Conference_Titel :
Microelectronics and VLSI, 1995. TENCON '95., IEEE Region 10 International Conference on
Print_ISBN :
0-7803-2624-5
DOI :
10.1109/TENCON.1995.496402