DocumentCode :
3540782
Title :
A framework for the design of error-aware power-efficient fixed-width Booth multipliers
Author :
Song, Min An ; Van, Lan-Da ; Yang, Chih-Chyau ; Chiu, Shih-Chieh ; Kuo, Sy-Yen
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
81
Abstract :
In this paper, a framework of designing a low-error and power-efficient two´s-complement fixed-width Booth multiplier that receives two n-bit numbers and produces an n-bit product is proposed. The design methodology of the framework involving four steps results in one better error-compensation bias. The better error-compensation bias can be mapped to a simple low-error fixed-width Booth multiplier with a little penalty in power consumption. For the benchmark of 8×8 multipliers, the simulation results show that a reduction of 82.04% average error compared to that using the direct-truncated fixed-width Booth multiplier can be obtained. Moreover, the power consumption can be reduced by 40.68% compared to that of full-precision Booth multiplier design.
Keywords :
digital circuits; logic circuits; power consumption; error-aware Booth multipliers; error-compensation bias; fixed-width Booth multipliers; power consumption; power-efficient Booth multipliers; twos-complement Booth multiplier; Design methodology; Digital filters; Digital signal processing; Energy consumption; Error compensation; Kernel; Laboratories; Signal processing algorithms; Testing; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464529
Filename :
1464529
Link To Document :
بازگشت