DocumentCode :
3542464
Title :
An ultra high-speed Reed-Solomon decoder
Author :
Lee, Hanho
Author_Institution :
Sch. of Inf. & Commun. Eng., Inha Univ., Incheon, South Korea
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1036
Abstract :
This paper presents an ultra high-speed Reed-Solomon (RS) decoder architecture using a novel pipelined recursive modified Euclidean (PrME) algorithm block. The RS decoder features a high-speed, low-complexity PrME algorithm block for the key equation solver. The pipelined recursive structure enables us to implement the high-speed, low-complexity PrME algorithm block, which has only one processing element. Pipelining and parallelizing allow inputs to be received at very high data processing rates and outputs to be delivered at correspondingly high rates with minimum delay. This paper presents the key ideas applied to the design of ultra high-speed RS decoder architecture, especially that for achieving high throughput 80-Gb/s and reducing area complexity. The ultra high-speed 80-Gbit/s 16-channel RS decoder has been designed and implemented with the 0.13-μm CMOS technology in a supply voltage of 1.2 V. The proposed RS decoder has a core gate count of 393 K and operates at a clock rate of 625 MHz.
Keywords :
CMOS integrated circuits; Reed-Solomon codes; decoding; pipeline processing; recursive estimation; 0.13 micron; 1.2 V; 625 MHz; 80 Gbit/s; CMOS technology; PrME algorithm block; RS decoder; data processing rates; minimum delay; parallelizing; pipelined recursive modified Euclidean algorithm; throughput; ultra high-speed Reed-Solomon decoder; CMOS technology; Clocks; Data processing; Decoding; Delay; Equations; Pipeline processing; Reed-Solomon codes; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464768
Filename :
1464768
Link To Document :
بازگشت