DocumentCode :
3543891
Title :
An H.264/AVC decoder with 4×4-block level pipeline
Author :
Lin, Ting-An ; Wang, Sheng-Zen ; Liu, Tsu-Ming ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1810
Abstract :
In this paper, we propose a 4×4-block level pipelining architecture with instantaneous switching scheme and optimal decoding ordering of H.264/AVC decoder. Compared with conventional H.264/AVC video decoders, which adopt macroblock level pipelines, our proposed 4×4-block level pipelining architecture of H.264/AVC decoder achieves better hardware utilization. Moreover, our proposed decoding ordering can effectively save memory access and reduce processing cycles, which results in 260000 MB/s under 100 MHz clock frequency. By adopting these two techniques, our proposed design supports real time decoding with 1080HD (1920×1088) video sequence in 30fps (244800 MB/s required) and level 4 of baseline profile.
Keywords :
code standards; decoding; optimisation; pipeline processing; video coding; 100 MHz; 260000 MB/s; H.264/AVC decoder; block level pipeline; hardware utilization; instantaneous switching scheme; memory access; optimal decoding ordering; pipelining architecture; reduced processing cycles; Automatic voltage control; Decoding; Frequency; Hardware; Performance analysis; Pipeline processing; Standards development; Throughput; Video coding; Video sequences;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464961
Filename :
1464961
Link To Document :
بازگشت