DocumentCode :
3543948
Title :
Glitch-free discretely programmable clock generation on chip
Author :
Meijer, M. ; Pessolano, F. ; De Gyvez, J. Pineda
Author_Institution :
Philips Res. Labs, Eindhoven, Netherlands
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1839
Abstract :
In this paper we describe a solution for a glitch-free discretely programmable clock generation unit (DPGC). The scheme is compatible with a GALS communication scheme in the sense that clock gating and clock pausing are possible. Besides, the proposed scheme does not require waiting for a new clock as the frequency change is seen as almost instantaneously. A prototype has been designed for a 0.13μm triple-well CMOS process technology to also study the properties of the scheme with respect to voltage scaling.
Keywords :
CMOS integrated circuits; clocks; digital signal processing chips; system-on-chip; GALS communication scheme; clock gating; clock pausing; discretely programmable clock generation unit; glitch-free DPGC; triple-well CMOS process; voltage scaling; CMOS process; CMOS technology; Clocks; Design automation; Frequency synchronization; Phase locked loops; Power engineering and energy; Prototypes; Ring oscillators; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464968
Filename :
1464968
Link To Document :
بازگشت