DocumentCode
3544530
Title
Field-based parasitic capacitance models for 2D and 3D sub-45-nm interconnect
Author
Zhang, Aixi ; Zhao, Wei ; Zhu, Xiaoan ; Deng, Wanling ; He, Jin ; Chen, Aixin ; Chan, Mansun
Author_Institution
PKU HKUST Shenzhen-Hong Kong Instn., Peking Univ. Shenzhen SOC Key Lab., Beijing, China
fYear
2012
fDate
10-11 July 2012
Firstpage
110
Lastpage
116
Abstract
In the design of scaling complementary metal-oxide-semiconductor (CMOS), back-end-of-the-line (BEOL) interconnection becomes a limiting factor to circuit performance. Compact models for paratactic capacitance, which are scalable with wire geometries, are desired for circuit simulation and design. Considering both two-dimensional and three-dimensional single wire above plate, the proposed method decomposes the electric field into various regions and gives solutions for each part. The total ground capacitance is the summation of all components. The solution can be easily extended to the case of two parallel wires. Its physical base minimizes the complexity and error comparing with a traditional model fitting process. The new compact model has been verified with COMSOL simulations. It accurately predicts the capacitance for not only the nominal wire dimensions from the latest ITRS updates, but also for a wide range of other BEOL wire dimensions.
Keywords
CMOS integrated circuits; circuit simulation; electric fields; geometry; integrated circuit design; integrated circuit interconnections; wires (electric); BEOL interconnection; BEOL wire dimension; CMOS scaling; COMSOL simulation; back-end-of-the-line interconnection; circuit design; circuit simulation; complementary metal-oxide-semiconductor scaling; electric field; field-based parasitic capacitance model; ground capacitance; parallel wire; size 45 nm; three-dimensional single wire geometry; two-dimensional single wire geometry; Capacitors; Electric fields; Parasitic capacitance; Semiconductor device modeling; Solid modeling; Wires; Capacitance modeling; coupling capacitance; electric field; fringe capacitance; interconnect; terminal capacitance;
fLanguage
English
Publisher
ieee
Conference_Titel
Quality Electronic Design (ASQED), 2012 4th Asia Symposium on
Conference_Location
Penang
Print_ISBN
978-1-4673-2687-2
Type
conf
DOI
10.1109/ACQED.2012.6320485
Filename
6320485
Link To Document