Title :
Mapping system-on-chip designs from 2-D to 3-D ICs
Author :
Liu, Christianto C. ; Chen, Jeng-Huei ; Manohar, Rajit ; Tiwari, Sandip
Author_Institution :
Sch. of Electr. & Comput. Eng., Cornell Univ., Ithaca, NY, USA
Abstract :
System-on-chip (SoC) designs suffer from the growing global interconnect delay as device density and chip area increase. Three-dimensional integrated circuits (3D ICs) have been proposed as a way to reduce global wire length. Despite this key advantage of 3D ICs, 3D designs must effectively address two critical issues: heat dissipation and manufacturing cost. In this paper, we propose a new methodology that explores the trade-off between performance and cost of a SoC design, while keeping maximum on-chip temperature at an acceptable level. We analyze the performance of two multimedia systems and describe the implications of scaling SoC designs to 3D.
Keywords :
integrated circuit design; system-on-chip; thermal management (packaging); 2D-3D IC design mapping; 2D-3D IC scaling; SoC; global interconnect delay; heat dissipation; manufacturing cost/performance trade-off; maximum on-chip temperature; multimedia systems; system-on-chip; Costs; Delay; Integrated circuit interconnections; Manufacturing; Multimedia systems; Performance analysis; System-on-a-chip; Temperature; Three-dimensional integrated circuits; Wire;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465243