DocumentCode :
3546588
Title :
Design issues for flip-chip ICs in multilayer packages
Author :
Frye, Robert C.
Author_Institution :
Lucent Technol., AT&T Bell Labs., Murray Hill, NJ, USA
fYear :
1997
fDate :
7-10 Sep 1997
Firstpage :
259
Lastpage :
264
Abstract :
Flip-chip area array attachment, originally developed for MCM offers IC size reduction and improved operating speed, especially for high-end ASICs with large numbers of I/O. It is also proving to be well-suited for use in single-chip BGA packages. A key problem for most designers having limited experience with the technology, however, is the lack of a widely accepted design methodology. This paper examines the advantages of the flip-chip structure discusses emerging physical design methodologies and points out some of the remaining challenges in flip-chip ASIC design
Keywords :
application specific integrated circuits; flip-chip devices; integrated circuit design; integrated circuit interconnections; integrated circuit packaging; microassembling; area array attachment; design methodology; flip-chip ASIC design; flip-chip ICs; high-end ASICs; multilayer packages; single-chip BGA packages; Assembly; Bonding; CMOS technology; Ceramics; Costs; High speed integrated circuits; Nonhomogeneous media; Packaging; Printed circuits; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC Conference and Exhibit, 1997. Proceedings., Tenth Annual IEEE International
Conference_Location :
Portland, OR
ISSN :
1063-0988
Print_ISBN :
0-7803-4283-6
Type :
conf
DOI :
10.1109/ASIC.1997.617017
Filename :
617017
Link To Document :
بازگشت