DocumentCode :
3546963
Title :
Nonlinear parameterized model order reduction method for synthesis and optimization of VLSI circuits
Author :
Xiaoan Zhu ; Caixia Du ; Chen Wang ; Lin He ; Qingxing He ; Yue Fang ; Jin He
Author_Institution :
Shenzhen SOC Key Lab., Peking Univ. Shenzhen Inst., Shenzhen, China
Volume :
2
fYear :
2013
fDate :
15-17 Nov. 2013
Firstpage :
450
Lastpage :
453
Abstract :
A parameterized model order reduction technique for nonlinear VLSI circuit system is presented in this paper, which combines the Proper Orthogonal Decomposition (POD) with the interpolation method and hence overcomes the inefficiency of POD in representing parameterized nonlinear functions. In order to capture the accuracy of the parameterized reduced model over a large range of parameter values, a training scheme is proposed to automatically select the training parameter points by the greedy sampling method. Results show that the accuracy and efficacy are improved in the proposed nonlinear parameterized reduction method.
Keywords :
VLSI; nonlinear functions; greedy sampling method; interpolation method; nonlinear VLSI circuit system; parameterized model order reduction; parameterized nonlinear functions; parameterized reduced model; proper orthogonal decomposition; Accuracy; Integrated circuit modeling; Interpolation; Mathematical model; Nonlinear systems; Sampling methods; Training;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems (ICCCAS), 2013 International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4799-3050-0
Type :
conf
DOI :
10.1109/ICCCAS.2013.6765380
Filename :
6765380
Link To Document :
بازگشت