Title :
A 2.5GHz phase-switching PLL using a supply controlled 2-delay-stage 10GHz ring oscillator for improved jitter/mismatch
Author :
Tatschl-Unterberger, Eva ; Cyrusian, Sasan ; Ruegg, Michael
Author_Institution :
Infineon Technol. North America Corp., Santa Cruz, CA, USA
Abstract :
A fully integrated ring oscillator PLL for hard disk channel applications is presented. A number of 16 equidistant phases of the output clock, programmable in 0.4% steps between 200 MHz and 2.5 GHz are achieved by the use of a phase-switching fractional N architecture. Phase mismatch is optimized by the use of a novel two delay stage ring oscillator running at 4× output frequency (800 MHz-10 GHz) and a subsequent divider chain. Jitter and area consumption are improved by solely controlling the VCO via its power supply. The proposed VCO´s jitter/power/number of stages relationship behaves analogue to a single ended structure although the ring delivers 4 differential clock phases. The PLL was built in standard 0.12 μm CMOS technology. It achieves a phase noise performance of -96 dBc/Hz @ 1 MHz offset on a 1.6 GHz signal. The integrated jitter in the measured band (10 kHz-10 MHz) is 3.8 ps. The PLL consumes 0.06 mm2 only.
Keywords :
CMOS integrated circuits; clocks; jitter; phase locked loops; phase noise; voltage-controlled oscillators; 0.12 micron; 10 kHz to 10 MHz; 200 MHz to 2.5 GHz; 800 MHz to 10 GHz; CMOS technology; hard disk channel applications; jitter; output clock; phase mismatch; phase noise performance; phase-switching PLL; phase-switching fractional N architecture; ring oscillator; supply controlled 2-delay-stage; CMOS technology; Clocks; Delay; Frequency conversion; Hard disks; Jitter; Phase locked loops; Power supplies; Ring oscillators; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465870