DocumentCode :
3548426
Title :
An improved bit-plane and pass dual parallel architecture for coefficient bit modeling in JPEG2000
Author :
Han, Yanju ; Xu, Chao ; Zhang, Yizhen
Author_Institution :
National Lab. on Machine Perception, Peking Univ., Beijing, China
Volume :
2
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
1284
Abstract :
Embedded block coding with optimized truncation (EBCOT) is a critical part in JPEG2000 systems. There are bit-plane and pass dual parallel methods that can speed up the encoding, but the acceleration is always accompanied with the complication of the circuit structure and the increase of the circuit resources. In this paper, we present an improved bit-plane and pass dual parallel architecture (IBPDP), which not only achieves a high encoding speed but also reduces the logic circuit requirement and the coding delay. Experimental results show that about 45% of the logic circuit is reduced and that the average fall of the delay per code-block is 10% compared with BPDP.
Keywords :
block codes; computational complexity; image coding; logic arrays; parallel architectures; JPEG2000 systems; coefficient bit modeling; embedded block coding; encoding; improved bit-plane parallel architecture; logic circuit; optimized truncation; pass dual parallel architecture; Arithmetic; Block codes; Delay; Discrete wavelet transforms; Electronic mail; Image coding; Laboratories; Logic circuits; Parallel architectures; Transform coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466578
Filename :
1466578
Link To Document :
بازگشت