DocumentCode
3553036
Title
Formal verification of the Sobel image processing chip
Author
Narendran, Paliath ; Stillman, Jonathan
Author_Institution
Gen. Electr. Co., Schenectady, NY, USA
fYear
1988
fDate
12-15 June 1988
Firstpage
211
Lastpage
217
Abstract
An approach is described for hardware verification in the context of the authors´ recent success in formally verifying the description of an image-processing chip. They demonstrate that their approach, which uses an implementation of an equational approach to theorem proving developed by D. Kapur and P. Narendran (1985), can be a viable alternative to simulation. In particular, they are able to take advantage of the recursive nature of many circuits, such as n-bit adders, and their techniques allow verification of sequential circuits. To the best of their knowledge this is the first time a complex sequential circuit which was not designed with formal verification specifically in mind has been verified. They describe the discovery of several design errors in the circuit description, detected during the verification attempt (the actual verification could only take place once these errors were removed).<>
Keywords
circuit analysis computing; computerised picture processing; integrated circuit technology; military systems; Kapur-Narendran method; Sobel image processing chip; equational approach; formal verification; hardware verification; military image processing system; n-bit adders; sequential circuits; Adders; Calculus; Circuit simulation; Data mining; Equations; Formal verification; Hardware; Image processing; Research and development; Sequential circuits;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
Conference_Location
Anaheim, CA, USA
ISSN
0738-100X
Print_ISBN
0-8186-0864-1
Type
conf
DOI
10.1109/DAC.1988.14760
Filename
14760
Link To Document